## 1) A 2-bit full adder with carry.



AND2

OR2

## 2) The logic equation (A AND NOT(B)) OR (C AND NOT(D))

AND2



Design explanation is that at and gate stage, 1<sup>st</sup> AND gate's inputs are from A and not (B) wires giving AB', similarly 1<sup>st</sup> and gate's inputs are from C and not (D) wires giving CD'. Now both are inputs to an OR gate, giving output as AB'+CD'

And it's LUT:-

| RAM CONTENTS |   |   |   |             |
|--------------|---|---|---|-------------|
| Address      |   |   |   | Output Data |
| Α            | В | С | D | F           |
| 0            | 0 | 0 | 0 | 0           |
| 0            | 0 | 0 | 1 | 0           |
| 0            | 0 | 1 | 0 | 1           |
| 0            | 0 | 1 | 1 | 0           |
| 0            | 1 | 0 | 0 | 0           |
| 0            | 1 | 0 | 1 | 0           |
| 0            | 1 | 1 | 0 | 1           |
| 0            | 1 | 1 | 1 | 0           |
| 1            | 0 | 0 | 0 | 1           |
| 1            | 0 | 0 | 1 | 1           |
| 1            | 0 | 1 | 0 | 1           |
| 1            | 0 | 1 | 1 | 1           |
| 1            | 1 | 0 | 0 | 0           |
| 1            | 1 | 0 | 1 | 0           |
| 1            | 1 | 1 | 0 | 1           |
| 1            | 1 | 1 | 1 | 0           |